Sun Microsystems Previews UltraSPARC(TM) IIIi Processor at Microprocessor Forum
SAN JOSE, Calif., Oct. 16 /PRNewswire/ --
Sun Microsystems, Inc. (Nasdaq: SUNW) previewed a new branch of the
UltraSPARC(TM) III microprocessor family tree in a technology disclosure
presentation delivered at the 2001 Microprocessor Forum conference, held here.
The presentation, titled ``A Dash of Jalapeno -- Introducing the UltraSPARC
IIIi Microprocessor,'' by Sun Microsystems distinguished engineer
Kevin Normoyle, described a forthcoming version of the UltraSPARC III
processor optimized for high density one-to-four processor server and
workstation systems. Technical highlights for the chip include large L1 and
L2 on-chip memory caches, integration of Sun's JBUS interconnect, and the
first ever use of asynchronous logic technology developed at Sun Microsystems
Laboratories in the processor's memory interface subsystem. ``We designed the UltraSPARC IIIi processor to address a one-to-four way
multiprocessing sweet spot. The chip is intended to reduce system costs by
integrating previously off-chip subsystems on chip, thereby simplifying system
design and reducing part counts. The JBUS interface in particular simplifies
design of small scale multiprocessor systems by implementing a fast
'goo-less logic' interconnect between processors. Also, by executing the
processor on a new Texas Instruments' 0.13 micron, copper interconnect
process, we expect to introduce the chip at a more than 1 GHz, clock speed,
while keeping power consumption below 60 Watts, an important spec for systems
for easy-deployment, high-compute density systems.'' Chip Off the UltraSPARC III Processor Block The UltraSPARC IIIi design is based on an UltraSPARC III supplemented with
an enhanced set of on-chip features that position the device for design into
cost-optimized, high performance one- to four-way multiprocessing systems.
Significant new on-chip elements integrated into the UltraSPARC IIIi processor
design include:
-- 1 Megabyte, four-way associative L2 cache memory
-- Large data and instruction TLB (Translation Look-Aside Buffer) that
support a variety of page sizes from 8 KByte to 4 MByte
-- DDR (Double Data Rate) memory interface, 266 MHz at 16-bits wide,
controlling up to 16 GBytes per processor
-- First use of the sun JBUS interconnect technology
In line with its mission of providing high performance in small-scale
systems, the UltraSPARC IIIi processor's JBUS interconnect technology,
combined with a companion I/O bridge chip, enables design of up to 4-way
symmetric multiprocessing systems with minimum of peripheral ICs -- what the
chip's designer calls ``goo-less'' logic. Even though the UltraSPARC IIIi design will integrated three times as many
transistors (87 Million) as the UltraSPARC III (29 Million), the
UltraSPARC IIIi is expected to dissipate less than 60 Watts of power. In
addition, the design will incorporate low-power consumption operation modes to
further reduce power consumption under light loading. The low peak power
figure derives largely through fabricating the chip on a new 0.13 micron,
seven-layer metal, copper interconnect, low-K dielectric process available to
Sun at Texas Instruments. Sun Asynchronous Logic Technology Debuts The UltraSPARC IIIi processor design also marks the world's first
integration of elements of asynchronous logic technology developed at
Sun Microsystems Laboratories. The processor's memory controller includes
asynchronous logic-based first-in, first-out (FIFO) circuits in the memory
controller input/output section to absorb clock skew variations inherent in
tens-of-million transistor class chips. Although the asynchronous FIFO is a
small part of the UltraSPARC IIIi processor's overall design, it is another
instance of technology transfer from Sun Labs influencing the company's
product designs. Product Availability and Roadmap In line with this presentation's status as technology disclosure, Sun did
not announce a time table for introduction of the UltraSPARC IIIi processor
either on its own as an OEM product or as an element in Sun's system products. About Sun Microsystems, Inc. Since its inception in 1982, a singular vision -- The Network Is The
Computer(TM) -- has propelled Sun Microsystems, Inc. to its position as a
leading provider of industrial-strength hardware, software and services that
power the Internet and allow companies worldwide to take their businesses to
the nth. Sun can be found in more than 170 countries and on the World Wide Web
at http://www.sun.com . NOTE:
Sun, Sun Microsystems, the Sun logo, The Network is the Computer,
are trademarks or registered trademarks of Sun Microsystems, Inc. in the
United States and in other countries. All SPARC trademarks are used under
license and are trademarks or registered trademarks of SPARC International,
Inc. in the United States and in other countries. Products bearing SPARC
trademarks are based upon an architecture developed by Sun Microsystems, Inc. CONTACT:
Martin Chorich of Sun Microsystems, +1-408-720-4932, or
martin.chorich@sun.com; or Ann Cheney of Alexander Ogilvy,
+1-415-677-2705, or acheney@alexanderogilvy.com, for Sun Microsystems.
|